Bit-Width Optimizations for High-level Synthesis of Digital Signal Processing Systems - INRIA - Institut National de Recherche en Informatique et en Automatique Accéder directement au contenu
Communication Dans Un Congrès Année : 2006

Bit-Width Optimizations for High-level Synthesis of Digital Signal Processing Systems

Résumé

— In this paper we propose a methodology that takes into account bit-width to optimize area and power consumption of hardware architectures provided by high level synthesis tools. The methodology is based on a bit-width analysis using information that comes from the designer. This bit-width information is propagated through a graph which models the application. The resulting annotated graph enables datapath structure optimizations for high level synthesis without increasing dramatically its processing time (complexity: O(n)). The methodology was applied to several signal and image processing applications. Our results demonstrate the effectiveness of the approach. It can be also applied in a more general design context for sizing the data of an application knowing the input data formats and their potential correlation.
Fichier non déposé

Dates et versions

hal-00104966 , version 1 (09-10-2006)

Identifiants

  • HAL Id : hal-00104966 , version 1

Citer

Caaliph Andriamisaina, Bertrand Le Gal, Emmanuel Casseau. Bit-Width Optimizations for High-level Synthesis of Digital Signal Processing Systems. 2006, pp.180. ⟨hal-00104966⟩
443 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More