Contention on 2nd Level Cache May Limit the Effectiveness of Simultaneous Multithreading - INRIA - Institut National de Recherche en Informatique et en Automatique Accéder directement au contenu
Rapport (Rapport De Recherche) Année : 1997

Contention on 2nd Level Cache May Limit the Effectiveness of Simultaneous Multithreading

Résumé

Simultaneous multithreading (SMT) is an interesting way of maximizing performance by enhancing processor utilization. We investigate issues involving the behavior of the memory hierarchy with SMT. First, we show that ignoring L2 cache contention leads to strongly over-estimate the performance one can expect and may lead to incorrect conclusions. We then explore the impact of various memory hierarchy parameters. We show that the number of supported threads has to be set-up according to the cache size, that the L1 caches have to be associative and small blocks have to be used. Then, the hardware constraints put on the design of memory hierarchies should limit the interest of SMT to a few threads.

Domaines

Autre [cs.OH]
Fichier principal
Vignette du fichier
RR-3115.pdf (349.29 Ko) Télécharger le fichier

Dates et versions

inria-00073575 , version 1 (24-05-2006)

Identifiants

  • HAL Id : inria-00073575 , version 1

Citer

Sébastien Hily, André Seznec. Contention on 2nd Level Cache May Limit the Effectiveness of Simultaneous Multithreading. [Research Report] RR-3115, INRIA. 1997. ⟨inria-00073575⟩
228 Consultations
265 Téléchargements

Partager

Gmail Facebook X LinkedIn More