Parallel FPGA implementation of self-organizing maps - INRIA - Institut National de Recherche en Informatique et en Automatique Accéder directement au contenu
Communication Dans Un Congrès Année : 2004

Parallel FPGA implementation of self-organizing maps

Khaled Ben Khalifa
  • Fonction : Auteur
Bernard Girau
Frédéric Alexandre
Mohamed Hedi Bedoui
  • Fonction : Auteur

Résumé

This paper presents an area-saving parallel implementation of a Self-Organizing Map neural network (SOM) on FPGA. The purpose is to make available a finer grain of parallelism to be used in massively SIMD parallel SOM system architectures. We have handled a serial arithmetics (Most Significant Bit First: MSBF and Least Significant Bit First: LSBF), to process the different mathematical operations. Above all, our work has been oriented in such a way to get a light, easy to wear system for classification of vigilance states in humans from electroencephalographic (EEG) signals. The performances of our implementation in terms of area, speed and especially power consumption are highly satisfactory.
Fichier non déposé

Dates et versions

inria-00100080 , version 1 (26-09-2006)

Identifiants

  • HAL Id : inria-00100080 , version 1

Citer

Khaled Ben Khalifa, Bernard Girau, Frédéric Alexandre, Mohamed Hedi Bedoui. Parallel FPGA implementation of self-organizing maps. International Conference on Microelectronics - ICM'04, 2004, Tunis, Tunisia, 4 p. ⟨inria-00100080⟩
195 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More