Hardware architecture specification and constraint-based WCET computation - Université Toulouse III - Paul Sabatier - Toulouse INP Accéder directement au contenu
Communication Dans Un Congrès Année : 2013

Hardware architecture specification and constraint-based WCET computation

Résumé

The analysis of the worst-case execution times is necessary in the design of critical real-time systems. To get sound and precise times, the WCET analysis for these systems must be performed on binary code and based on static analysis. OTAWA, a tool providing WCET computation, uses the Sim-nML language to describe the instruction set and XML files to describe the microarchitecture. The latter information is usually inadequate to describe real architectures and, therefore, requires specific modifications, currently performed by hand, to allow correct time calculation. In this paper, we propose to extend Sim-nML in order to support the description of modern microarchitecture features along the instruction set description and to seamlessly derive the time calculation. This time computation is specified as a constraint solving problem that is automatically synthesized from the extended Sim-nML. Thanks to its declarative aspect, this approach makes easier and modular the description of complex features of microprocessors while maintaining a sound process to compute times.
Fichier principal
Vignette du fichier
Herbegue_12712.pdf (438.63 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01148073 , version 1 (04-05-2015)

Identifiants

Citer

Hajer Herbegue, Hugues Cassé, M Filali, Christine Rochange. Hardware architecture specification and constraint-based WCET computation. 8th IEEE International Symposium on Industrial Embedded Systems (SIES 2013), Jun 2013, Porto, Portugal. pp.259-268, ⟨10.1109/SIES.2013.6601499⟩. ⟨hal-01148073⟩
125 Consultations
124 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More